# GF22: CML



## Libraries

| Name                       | Process | Form Factor |
|----------------------------|---------|-------------|
| RGO_GF22_18V18_FDX_45C_CML | FDX     | Inline CUP  |

# **Summary**

The CML library provides a differential current mode logic clock driver to support REFCLK signaling in PCIe applications along with a CML voltage reference cell. Also included is a full complement of power and spacer cells to assemble a CML domain in the pad ring by abutment

This 22nm library is available in an inline CUP wire bond implementation with a flip chip option.

When using this library with GPIO and other I/O libraries provided by Aragio Solutions, a rail splitter is required to isolate the CML driver in its own power domain. That rail splitter can be obtained from the 1.8V Support: Power library.

#### **ESD Protection:**

- JEDEC compliant
  - 2KV ESD Human Body Model (HBM)
  - o 500 V ESD Charge Device Model (CDM)

#### Latch-up Immunity:

- JEDEC compliant
  - Tested to I-Test criteria of ± 100mA @ 125°C

## **Cell Size & Form Factor**

## Inline (core-limited) – TBD $\mu$ m x TBD $\mu$ m



# CMC\_OU\_100\_18V\_T: 100MHz CML Clock Driver



#### **CML Differential Clock Driver Features:**

- Differential current-mode-logic clock driver with very low iitter
- Target application PCIe 100 MHz REFCLK
- Typical differential input voltage swing 0 to 400 mV (referenced to ground)
- Jitter < 3ps @ 100 MHz with ±100 mV power supply ripple noise
- $\blacksquare$  Common mode voltage (Vos) = 380mV @ 1.5V and 400mV @ 1.8V
- Output-disable and power-down modes
- Powered by 1.5V / 1.8V I/O and 0.8V Core supplies
- Power-up sequencing independent design with Power-On-Control

# **Recommended operating conditions**

|                  | Description                          | Min                    | Nom  | Max                    | Units |
|------------------|--------------------------------------|------------------------|------|------------------------|-------|
| V <sub>VDD</sub> | Core supply voltage                  | 0.72                   | 0.80 | 0.88                   | V     |
| .,               | V <sub>DVDD</sub> I/O supply voltage | 1.62                   | 1.8  | 1.98                   | V     |
| V DVDD           |                                      | 1.35                   | 1.5  | 1.65                   | V     |
| TJ               | Junction temperature                 | -40                    | 25   | 125                    | °C    |
| V <sub>PAD</sub> | Voltage at PAD                       | V <sub>DVSS</sub> -0.3 | -    | V <sub>DVDD</sub> +0.3 | V     |

# GF22: CML



# **Characterization Corners**

| <b>Nominal VDD</b> | Model | VDD     | <b>DVDD</b> [1] | Temperature |
|--------------------|-------|---------|-----------------|-------------|
| 0.8V               | FF    | 0.88    | +10%            | -40°C       |
|                    | FF    | 0.88    | +10%            | 125°C       |
|                    | TT    | nominal | nominal         | 25°C        |
|                    | TT    | nominal | nominal         | 85°C        |
|                    | SS    | 0.72    | -10%            | -40°C       |
|                    | SS    | 0.72    | -10%            | 125°C       |

[1] DVDD = 1.5V & 1.8V

# **Cell summary**

| Name               | Description                           |
|--------------------|---------------------------------------|
| CMC_OU_100_18V_T * | 100 MHz CML Differential clock driver |
| CMC_RE_000_18V *   | CML Voltage reference (VREF)          |
| PLC_VD_PDO_18V *   | CML I/O power (DVDD) with POC         |
| PLC_VD_RDO_18V *   | CML I/O power (DVDD)                  |
| PLC_VS_DRC_18V *   | CML I/O ground (VSS)                  |
| PLC_VD_RCD_10V *   | Core power (VDD)                      |
| PLC_VS_DRC_10V *   | Core ground (VSS)                     |
| SLC_SP_000_18V     | 0.1µm spacer                          |
| SLC_SP_001_18V     | 1µm spacer                            |
| SLC_SP_002_18V     | 2µm spacer                            |
| SLC_SP_005_18V     | 5µm spacer                            |
| SLC_SP_010_18V     | 10µm spacer                           |

<sup>\*</sup> Vertical-only and horizontal-only orientations

| Inline CUP Cells       |                                       |
|------------------------|---------------------------------------|
| CUP_GF22_TBD_INLINE    | TBD X TBD Inline                      |
| CUP_GF22_FC_INLINE     | Flip chip with top metal port         |
| CUP_GF22_FC_INLINE_NRV | Flip chip without RV via and RDL port |

#### © 2011-2018 Aragio Solutions. All rights reserved.

Information in this document is subject to change without notice. Aragio Solutions may have patents, patent applications, trademarks, copyrights or other intellectual property rights covering subject matter in this document. Except as expressly provided in any written license agreement from Aragio, the furnishing of this document does not give you any license to the patents, trademarks, copyrights, or other intellectual property.

## Published by:

Aragio Solutions
2201 K Avenue
Section B Suite 200
Plano, TX 75074-5918
Phone: (972) 516-0999
Fax: (972) 516-0998
Web: http://www.aragio.com/

While every precaution has been taken in the preparation of this book, the publisher assumes no responsibility for errors or omissions, or for damages resulting from the use of the information contained herein. This document may be reproduced and distributed in whole, in any medium, physical or electronic, under the terms of a license or nondisclosure agreement with Aragio.

Printed in the United States of America